1. Use the Booth algorithm to calculate (-4) x (6) Note that you have to write the process step by step.

(10 pts)



1,25

2. Assume that a 4-way set associative cache has 1024 entries. Each entry has fourway data blocks, each 4 words long (1 word=4 bytes). Also, each data block has three status bits, V (valid), D(dirty), and R(reference). This cache is byteaddressable and the length of the address is 32-bit.



(10 pts)

(b) Explain the function of each status bit.



 $4x\bigcirc x(3t=+\bigcirc x8)$ 

3. Fig. 1 shows the pipelined datapath of the MIPS processor. There is a code sequence:

Answer the following questions.

哪一道因为Who而hazard

- (a) Identify where will the data hazards happen.

(b) If we implement the data forwarding path in Fig. 1, how many stall cycles will this code sequence have? (10 pts)

(P.U) < 91

(c) Continued with (b). If you are allowed to rename the register names, is it possible to schedule (reorder) these instructions to reduce the stall cycles from the data hazards but still maintaining correctness? Show how to do it. (10 pts)



Fig. 1

- 4. Check the multiplexers "MUX A" and "MUX B" in Fig 1, and answer the following questions. (40 pts, 5 pts each)
  - (a) At the first stage (IF), why we need "MUX A" before the PC register?
  - (b) How to modify "MUX A" such that it can support both of "BEQ" and "BNE" instructions? Explain your answer in details.
  - (c) At the third stage (EXE), why we need "MUX B"?
  - (d) Can we move "MUX B" to the second stage (ID) such that it can work earlier?
  - (e) Take a code sequence for example to explain why the datapath of Fig. 1 will cause control hazards.
  - (f) The method "Predict-Taken" has been considered a better way to reduce 富城 不过 再即止 control hazards. Explain how to implement the "Predict-Taken" path in Fig. 1.
  - (g)&(h) Give two instructions as follows, fill their control signals in the table.

| Control signals      | RegWrite | RegDst         | MemWrite | MemRead        | MemtoReg |
|----------------------|----------|----------------|----------|----------------|----------|
| lw \$t1, 40(\$t2)    |          | 0              | X 0      | anisa of salia |          |
| add \$t3, \$t2, \$t1 |          | e sidnikani. E | XX 0     | X/R            | 2.3 0    |